Microelectronics, Volume. 52, Issue 4, 577(2022)

A 14-bit 85 MS/s Pipelined ADC

ZHOU Xiaodan1,2, SU Chen2, LIU Tao2, LI Xi2, FU Dongbing2, and LI Qiang1
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • show less

    A 14-bit 85 MS/s pipelined analog-to-digital converter (ADC) was designed and implemented in a 0.18 μm CMOS process. Several techniques such as SHA-less front-end and amplifier sharing had been adopted to reduce the ADC’s power consumption and area. Under 3.3 V power supply, 85 MHz clock and 70 MHz sine input, the ADC achieved an SNR of 67.9 dBFS and an SFDR of 82.2 dBFS without calibration. It consumed 322 mW with an area of 0.6 mm2, which was suitable for communication systems where lower power ADCs were needed.

    Tools

    Get Citation

    Copy Citation Text

    ZHOU Xiaodan, SU Chen, LIU Tao, LI Xi, FU Dongbing, LI Qiang. A 14-bit 85 MS/s Pipelined ADC[J]. Microelectronics, 2022, 52(4): 577

    Download Citation

    EndNote(RIS)BibTexPlain Text
    Save article for my favorites
    Paper Information

    Special Issue:

    Received: Mar. 30, 2022

    Accepted: --

    Published Online: Jan. 18, 2023

    The Author Email:

    DOI:10.13911/j.cnki.1004-3365.220107

    Topics