Microelectronics, Volume. 52, Issue 4, 555(2022)

A Digital Decimation Filter ofΣ-Δ ADC with Ultra-Low Power and Small Area

SHEN Zesheng1, LIU Yuntao1,2, FANG Shuo1,2, and WANG Yun3
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • 3[in Chinese]
  • show less

    This research presented a digital decimation filter with ultra-low power and small area in the audio signal Σ-Δ analog-to-digital converters. The filter consisted of the cascaded integrating comb filter, the low order compensator, and the all-pass polyphase IIR filter. Compared with the conventional FIR filter, it contained lower orders and hardware complexity. Meanwhile, it could achieve high decimation, ultra-low passband ripple, high stopband attenuation and approximately linear phase. The overall effective bandwidth was 20 kHz, and the decimation factor was 128. The ASIC design was implemented in a 0.18 μm CMOS process. The digital layout area was 0.37 mm2, and the power was 125 μW. The SNR reached 98.79 dB, and the effective accuracy achieved 16 bit. Compared with that of the decimation filter of traditional FIR structure, the area of the proposed digital decimation filter was reduced by 60% and the power consumption was cut down by 20%.

    Tools

    Get Citation

    Copy Citation Text

    SHEN Zesheng, LIU Yuntao, FANG Shuo, WANG Yun. A Digital Decimation Filter ofΣ-Δ ADC with Ultra-Low Power and Small Area[J]. Microelectronics, 2022, 52(4): 555

    Download Citation

    EndNote(RIS)BibTexPlain Text
    Save article for my favorites
    Paper Information

    Special Issue:

    Received: Oct. 6, 2021

    Accepted: --

    Published Online: Jan. 18, 2023

    The Author Email:

    DOI:10.13911/j.cnki.1004-3365.210379

    Topics