Microelectronics, Volume. 51, Issue 3, 324(2021)

A 7~13 GHz Low Insertion Loss 6 bit Digital Attenuator

ZHAI Yinghui1,2,3, WAN Jing2,3, LIN Fujiang1, YE Tianchun2,3, YAN Yuepeng2,3, and LIANG Xiaoxin2,3
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • 3[in Chinese]
  • show less

    A six-bit digital attenuator with low insertion loss was designed in a 0.25 μm GaAs p-HEMT process. The Pi-type attenuation structure and the T-type attenuation structure were cascaded to achieve low insertion loss and high attenuation accuracy. The phase shift compensation circuit was used to reduce the additional phase shift, and the amplitude compensation circuit was used to improve the attenuation accuracy. The simulation results showed that the RMS amplitude error was less than 0.5 dB, and the insertion loss was less than 5.6 dB in the range of 7~13 GHz. The input 1 dB compression point was about 29 dBm at 10 GHz, the additional phase shift was -7°~+6.5°, and the input/output return loss was less than -11 dB. The chip area was 2.50 mm×0.63 mm.

    Tools

    Get Citation

    Copy Citation Text

    ZHAI Yinghui, WAN Jing, LIN Fujiang, YE Tianchun, YAN Yuepeng, LIANG Xiaoxin. A 7~13 GHz Low Insertion Loss 6 bit Digital Attenuator[J]. Microelectronics, 2021, 51(3): 324

    Download Citation

    EndNote(RIS)BibTexPlain Text
    Save article for my favorites
    Paper Information

    Category:

    Received: Jul. 29, 2020

    Accepted: --

    Published Online: Mar. 11, 2022

    The Author Email:

    DOI:10.13911/j.cnki.1004-3365.200346

    Topics