Optoelectronic Technology, Volume. 43, Issue 4, 311(2023)

Design of MIPI D‑PHY High‑speed Channel with Offset Self‑calibration

Kai LIU1,2, Changbing QIN1,2, Baixue ZHANG1,2, Tingting XU1,2, and Qihong CHEN1,2
Author Affiliations
  • 1The 55th Research Institute of China Electronic Technology Group Corporation, Nanjing 2006, CHN
  • 2Nanjing Guozhao Photoelectric Technology Co., Ltd, Nanjing 11100, CHN
  • show less

    A physical layer circuit applied to the data interface of display driver chips was proposed based on Mobile Industry Processor Interface (MIPI) protocol. In response to the increasing speed requirements for data transmission and the issue of offset voltage causing the duty cycle of the output signal to deviate by 50%, which affected the accuracy of high-speed sampling, a multi-stage amplifier structure was adopted to achieve high-speed channels and programmable current source was used for adaptive calibration of offset voltage, reducing the error caused by offset voltage in transmission. The circuit was designed using SMIC 110 nm CMOS technology. The results of post simulation showed that adaptive calibration could reduce the input offset voltage of -30 mV~35 mV to -1 mV~1.2 mV, and the transmission rate of single channel could reach 1.5 Gbps, achieving high-speed and high-precision data transmission.

    Tools

    Get Citation

    Copy Citation Text

    Kai LIU, Changbing QIN, Baixue ZHANG, Tingting XU, Qihong CHEN. Design of MIPI D‑PHY High‑speed Channel with Offset Self‑calibration[J]. Optoelectronic Technology, 2023, 43(4): 311

    Download Citation

    EndNote(RIS)BibTexPlain Text
    Save article for my favorites
    Paper Information

    Category:

    Received: Jul. 14, 2023

    Accepted: --

    Published Online: Mar. 21, 2024

    The Author Email:

    DOI:10.19453/j.cnki.1005-488x.2023.04.006

    Topics